## **Standard Latch**

I designed a standard latch to have minimal device dimensions while maintaining a PMOS to NMOS ratio of 1.5 for speed. Below is the schematic for the standard latch, containing an input and output inverters to achieve a non-inverter output while maintaining ability for reasonable fan out. An inverter is also used for the complementary clock generation. Below is the circuit designed.



This circuit works by using a transmission gate to pass a signal when the clock in gating the latch, and when the clock is inactive the transmission gate becomes a high impedance, trapping charge on the output inverter's gate, thus storing a bit of data until leakage corrupts the state. Note this latch is fully transparent, so only the state that is presented at the end of the active clock period will be retained, if held for a long enough set up time.

The setup time for this latch was found by running several transient simulations where the data input was toggled to the desired value to be stored (for both 1/0) for several different time periods before the negative transition of the clock (active to inactive or transparent to opaque). The minimum time period that a signal needed to be asserted in order for a state to be properly retained after clock change was taken to be the setup time. The measured setup times for the latch were approximately:

Latch 0 setup: 20ps

Latch 1 setup: 30ps



The hold time was found by asserting the desired data signal at the input of the flip flop for the minimal setup time, and then running several transient simulations with varying hold times after the high-low clock transition. The minimal seen time after the clock transition needed to retain a proper state was determined to be the hold time. The determined values for latch hold time were:

Latch 0 hold: 6ps

Latch 1 hold: 0ps







## **Standard Flip-Flop**

The standard flip flop is similar to the previous latch, except another transmission gate with flipped clocks and another inverter are added after the original latch design. This is shown as follows:



This design works by the input latch portion retaining a state up to the falling edge of the clock, and then the next stage immediately transferring that state to the output inverters gate as the second transmission gate goes active (opposite of the first trans. gate), without being affected by any further changes to the FF input. This makes the FF opaque, that it is only sensitive to change just at the clock transition where the state is transferred from the first to second latch. Setup and hold times were measured using the same method for the latch, the recorded values are shown below:

Latch 0 setup: 30ps

Latch 1 setup: 20ps

Latch 0 hold: 6ps

Latch 1 hold: 0ps

CLK to Q delay, 1 input: 38ps

CLK to Q delay, 0 input: 37ps

